# MADVLSI: Miniproject 1

Thomas Jagielski

February 2021

## 1 Design Files

 $Git Hub\ link\ to\ design\ files:\ https://github.com/ThomasJagielski/MADVLSI-MP1.$ 

- $\bullet \ \ Layout = https://github.com/ThomasJagielski/MADVLSI-MP1/tree/main/layout/revised$
- $\bullet \ Schematic = https://github.com/ThomasJagielski/MADVLSI-MP1/tree/main/schematic$
- $\bullet$  LVS = https://github.com/ThomasJagielski/MADVLSI-MP1/tree/main/LVS

### 2 Schematic

#### 2.1 Inverter



Figure 1: Conventional Inverter Schematic



Figure 2: Inverter Layout Driven Schematic

### 2.2 NAND2



Figure 3: Conventional NAND2 Schematic



Figure 4: NAND2 Layout Driven Schematic

#### 2.3 AND2



Figure 5: AND2 Schematic Using Inverter and NAND2 Subcircuits

### 3 Xschem Simulation

#### 3.1 Schematic



Figure 6: Simulation Schematic

#### 3.2 Simulation Results



Figure 7: Simulation Waveform

This figure shows the output of the AND2 circuit sweeping through all possible inputs. From 0 to 5  $\mu$ s both A and B are low. From 5  $\mu$ s to 10  $\mu$ s A is high and B is low. From 10  $\mu$ s to 15  $\mu$ s A is low and B is high. From 15  $\mu$ s to 20  $\mu$ s both inputs are high and the output then goes high. After 20  $\mu$ s both inputs go low, which yields a low output signal.

## 4 Layout



Figure 8: AND2 Layout Using Magic

### 5 Layout Verses Schematic

The following code block shows the .out file for the comparison between my layout extracted netlist and the schematic extracted netlist. For this comparison the files ./LVS/and2.spice and ./LVS/and2\_schem.spice were used. Please note that and2.spice comes from the and2.mag file in the revised folder.

```
Equate elements: no current cell.
2 Equate elements: no current cell.
4 Subcircuit summary:
5 Circuit 1: inverter
                                             |Circuit 2: inverter
  _____
7 sky130_fd_pr__pfet_01v8 (1)
                                             |sky130_fd_pr__pfet_01v8 (1)
8 sky130_fd_pr__nfet_01v8 (1)
                                             |sky130_fd_pr__nfet_01v8 (1)
9 Number of devices: 2
                                             |Number of devices: 2
10 Number of nets: 4
                                             |Number of nets: 4
12 Circuits match uniquely.
13 Netlists match uniquely.
15 Subcircuit pins:
16 Circuit 1: inverter
                                             |Circuit 2: inverter
18 Y
                                             | Y
19 A
                                             | A
20 VP
                                             IVP
21 VN
                                             I V N
23 Cell pin lists are equivalent.
Device classes inverter and inverter are equivalent.
26 Subcircuit summary:
27 Circuit 1: nand2
                                             |Circuit 2: nand2
sky130_fd_pr_pfet_01v8 (2)
                                             |sky130_fd_pr_pfet_01v8| (2)
30 sky130_fd_pr__nfet_01v8 (2)
                                             |sky130_fd_pr__nfet_01v8 (2)
31 Number of devices: 4
                                             |Number of devices: 4
32 Number of nets: 6
                                             |Number of nets: 6
34 Circuits match uniquely.
35 Netlists match uniquely.
37 Subcircuit pins:
  Circuit 1: nand2
                                             |Circuit 2: nand2
40 Y
                                             | Y
41 VN
                                             | VN
42 A
                                             | A
                                             | B
43 B
44 VP
                                             | VP
```

```
46 Cell pin lists are equivalent.
_{\rm 47} Device classes nand2 and nand2 are equivalent.
49 Subcircuit summary:
50 Circuit 1: and2.spice
                                       |Circuit 2: and2_xschem.spice
51 -----
                                        |inverter (1)
52 inverter (1)
53 nand2 (1)
                                        |nand2 (1)
Number of devices: 2
                                        |Number of devices: 2
                                       |Number of nets: 6
Number of nets: 6
57 Circuits match uniquely.
58 Netlists match uniquely.
59 Cells have no pins; pin matching not needed.
_{\rm 60} Device classes and
2.spice and and
2_xschem.spice are equivalent.
61 Circuits match uniquely.
```